Integrated Programmed Counter IC Chip Spartan-6 Family Overview XC6SL4-2TQG144C

Brand Name:Xilinx
Certification:Original Factory Pack
Model Number:XC6SL4-2TQG144C
Minimum Order Quantity:5pcs
Delivery Time:1 Day
Payment Terms:T/T, Western Union,PayPal
Contact Now

Add to Cart

Site Member
Location: Shenzhen Guangdong China
Address: Room 36B1-B2, Building C, Electronics Science & Technology Building Shennan Mid-Road, Shenzhen China
Supplier`s last login times: within 25 hours
Product Details Company Profile
Product Details

Integrated Programmed Counter IC Chip Spartan-6 Family Overview XC6SL4-2TQG144C


XC6SL4-2TQG144C Xilinx Parogramm IC Chip Spartan-6 Family


Features


• Spartan-6 Family:

• Spartan-6 LX FPGA: Logic optimized

• Spartan-6 LXT FPGA: High-speed serial connectivity

• Designed for low cost

• Multiple efficient integrated blocks

• Optimized selection of I/O standards

• Staggered pads

• High-volume plastic wire-bonded packages

• Low static and dynamic power

• 45 nm process optimized for cost and low power

• Hibernate power-down mode for zero power

• Suspend mode maintains state and configuration with multi-pin wake-up, control enhancement

• Lower-power 1.0V core voltage (LX FPGAs, -1L only)

• High performance 1.2V core voltage (LX and LXT FPGAs, -2, -3, and -4 speed grades)

• Multi-voltage, multi-standard SelectIO™ interface banks

• Up to 1,050 Mb/s data transfer rate per differential I/O

• Selectable output drive, up to 24 mA per pin

• 3.3V to 1.2V I/O standards and protocols

• Low-cost HSTL and SSTL memory interfaces

• Hot swap compliance

• Adjustable I/O slew rates to improve signal integrity

• High-speed GTP serial transceivers in the LXT FPGAs

• Up to 3.125 Gb/s

• High-speed interfaces


General Description


The Spartan®-6 family provides leading system integration capabilities with the lowest total cost for high-volume applications. The thirteen-member family delivers expanded densities ranging from 3,840 to 147,443 logic cells, with half the power consumption of previous Spartan families, and faster, more comprehensive connectivity. Built on a mature 45 nm low-power copper process technology that delivers the optimal balance of cost, power, and performance, the Spartan-6 family offers a new, more efficient, dual-register 6-input lookup table (LUT) logic and a rich selection of built-in system-level blocks. These include 18 Kb (2 x 9 Kb) block RAMs, second generation DSP48A1 slices, SDRAM memory controllers, enhanced mixed-mode clock management blocks, SelectIO™ technology, poweroptimized high-speed serial transceiver blocks, PCI Express® compatible Endpoint blocks, advanced system-level power management modes, auto-detect configuration options, and enhanced IP security with AES and Device DNA protection. These features provide a lowcost programmable alternative to custom ASIC products with unprecedented ease of use. Spartan-6 FPGAs offer the best solution for high-volume logic designs, consumer-oriented DSP designs, and cost-sensitive embedded applications. Spartan-6 FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components that enable designers to focus on innovation as soon as their development cycle begins. Summary of Spartan-6 FPGA


including: Serial ATA, Aurora, 1G Ethernet, PCI Express, OBSAI, CPRI, EPON, GPON, DisplayPort, and XAUI • Integrated Endpoint block for PCI Express designs (LXT) • Low-cost PCI® technology support compatible with the 33 MHz, 32- and 64-bit specification. • Efficient DSP48A1 slices • High-performance arithmetic and signal processing • Fast 18 x 18 multiplier and 48-bit accumulator • Pipelining and cascading capability • Pre-adder to assist filter applications • Integrated Memory Controller blocks • DDR, DDR2, DDR3, and LPDDR support • Data rates up to 800 Mb/s (12.8 Gb/s peak bandwidth) • Multi-port bus structure with independent FIFO to reduce design timing issues • Abundant logic resources with increased logic capacity • Optional shift register or distributed RAM support • Efficient 6-input LUTs improve performance and minimize power • LUT with dual flip-flops for pipeline centric applications • Block RAM with a wide range of granularity • Fast block RAM with byte write enable • 18 Kb blocks that can be optionally programmed as two independent 9 Kb block RAMs • Clock Management Tile (CMT) for enhanced performance • Low noise, flexible clocking • Digital Clock Managers (DCMs) eliminate clock skew and duty cycle distortion • Phase-Locked Loops (PLLs) for low-jitter clocking • Frequency synthesis with simultaneous multiplication, division, and phase shifting • Sixteen low-skew global clock networks • Simplified configuration, supports low-cost standards • 2-pin auto-detect configuration • Broad third-party SPI (up to x4) and NOR flash support • Feature rich Xilinx Platform Flash with JTAG • MultiBoot support for remote upgrade with multiple bitstreams, using watchdog protection • Enhanced security for design protection • Unique Device DNA identifier for design authentication • AES bitstream encryption in the larger devices • Faster embedded processing with enhanced, low cost, MicroBlaze™ soft processor • Industry-leading IP and reference designs


Spartan-6 FPGA Feature Summary

Table 1: Spartan-6 FPGA Feature Summary by Device

DeviceLogic cellsSlicesFlip-FlopsMax Distributed RAM(kb)DSP48A1 Slices18 KbMax (Kb)CMTsMemory Controller Blocks (Max)Endpoint Blocks for PCI ExpressMaximum GTP TransceiversTotal I/O BanksMax User
XC6SLX43,8406004,8007581221620004132
XC6SLX99,1521,43011,40090

16

3257622004200
XC6SLX1614,5792,27818,244136323257622004232
XC6SLX2524,0513,75830,064229385293622004266
XC6SLX4543,6616,82254,57640158116208842004358
XC6SLX7574,63711,66293,296692132172309664006408
XC6SLX100101,26115,822125,676976180268482464006480
XC6SLX150147,44323,038184,30413551802684824644006
567XC6S LX25T24,0513,75830,064229385293622124250
XC6SLX45T43,6616,82254,57640158116208842144296
XC6SLX75T74,63711,62293,296692132172309664186348
XC6SLX100T101,26115,822126,576976180268482464186498
XC6SLX150T147,44323,038184,3041355180268482464186540

Notes: 1. Spartan-6 FPGA logic cell ratings reflect the increased logic cell capability offered by the new 6-input LUT architecture.

2. Each Spartan-6 FPGA slice contains four LUTs and eight flip-flops.

3. Each DSP48A1 slice contains an 18 x 18 multiplier, an adder, and an accumulator.

4. Block RAMs are fundamentally 18 Kb in size. Each block can also be used as two independent 9 Kb blocks.

5. Each CMT contains two DCMs and one PLL.


Spartan-6 FPGA Device-Package Combinations and Available I/Os


Table 2: Spartan-6 Device-Package Combinations and Maximum Available I/Os

Notes:

1. There is no memory controller on the devices in these packages.

2. Memory controller block support is x8 on the XC6SLX9 and XC6SLX16 devices in the CSG225 package. There is no memory controller in the XC6SLX4.

3. These devices are available in both Pb and Pb-free (additional G) packages as standard ordering options.

4. These packages support two of the four memory controllers in the XC6SLX75, XC6SLX75T, XC6SLX100, XC6SLX100T, XC6SLX150, and XC6SLX150T devices.


China Integrated Programmed Counter IC Chip Spartan-6 Family Overview XC6SL4-2TQG144C supplier

Integrated Programmed Counter IC Chip Spartan-6 Family Overview XC6SL4-2TQG144C

Inquiry Cart 0