

Add to Cart
MAX 3000A Programmable Logic Device Family
Features
■ High–performance, low–cost CMOS EEPROM–based programmable logic
devices (PLDs) built on a MAX® architecture
■ 3.3-V in-system programmability (ISP) through the built–in IEEE
Std. 1149.1 Joint Test Action Group (JTAG) interface with advanced
pin-locking capability – ISP circuitry compliant with IEEE Std.
1532
■ Built–in boundary-scan test (BST) circuitry compliant with IEEE
Std. 1149.1-1990
■ Enhanced ISP features: – Enhanced ISP algorithm for faster
programming – ISP_Done bit to ensure complete programming – Pull-up
resistor on I/O pins during in–system programming
■ High–density PLDs ranging from 600 to 10,000 usable gates
■ 4.5–ns pin–to–pin logic delays with counter frequencies of up to
227.3 MHz
■ MultiVoltTM I/O interface enabling the device core to run at 3.3
V, while I/O pins are compatible with 5.0–V, 3.3–V, and 2.5–V logic
levels
■ Pin counts ranging from 44 to 256 in a variety of thin quad flat
pack (TQFP), plastic quad flat pack (PQFP), plastic J–lead chip
carrier (PLCC), and FineLine BGATM packages
■ Hot–socketing support
■ Programmable interconnect array (PIA) continuous routing
structure for fast, predictable performance
■ Industrial temperature range
■ PCI compatible
■ Bus–friendly architecture including programmable slew–rate
control
■ Open–drain output option
■ Programmable macrocell flipflops with individual clear, preset,
clock, and clock enable controls
■ Programmable power–saving mode for a power reduction of over 50%
in each macrocell
■ Configurable expander product–term distribution, allowing up to
32 product terms per macrocell
■ Programmable security bit for protection of proprietary designs
■ Enhanced architectural features, including: – 6 or 10 pin– or
logic–driven output enable signals – Two global clock signals with
optional inversion – Enhanced interconnect resources for improved
routability – Programmable output slew–rate control
■ Software design support and automatic place–and–route provided by
Altera’s development systems for Windows–based PCs and Sun
SPARCstations, and HP 9000 Series 700/800 workstations
■ Additional design entry and simulation support provided by EDIF 2
0 0 and 3 0 0 netlist files, library of parameterized modules
(LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools
from third–party manufacturers such as Cadence, Exemplar Logic,
Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
■ Programming support with the Altera master programming unit
(MPU), MasterBlasterTM communications cable, ByteBlasterMVTM
parallel port download cable, BitBlasterTM serial download cable as
well as programming hardware from third–party manufacturers and any
in–circuit tester that supports JamTM Standard Test and Programming
Language (STAPL) Files (.jam), Jam STAPL Byte-Code Files (.jbc), or
Serial Vector Format Files (.svf)
Functional Description
The MAX 3000A architecture includes the following elements:
■ Logic array blocks (LABs)
■ Macrocells
■ Expander product terms (shareable and parallel)
■ Programmable interconnect array (PIA)
■ I/O control blocks
The MAX 3000A architecture includes four dedicated inputs that can
be used as general–purpose inputs or as high–speed, global control
signals (clock, clear, and two output enable signals) for each
macrocell and I/O pin. Figure 1 shows the architecture of MAX 3000A
devices.
Figure 1. MAX 3000A Device Block Diagram
Note: (1) EPM3032A, EPM3064A, EPM3128A, and EPM3256A devices have
six output enables. EPM3512A devices have 10 output enables.
MAX 3000A Device Absolute Maximum Ratings
Symbol | Parameter | Conditions | Min | Max | Unit |
VCC | Supply voltage | With respect to ground (1) | –0.5 | 4.6 | V |
VI | DC input voltage | -2.0 | 5.75 | V | |
IOUT | DC output current, per pin | –25 | 25 | mA | |
TSTG | Storage temperature | No bias | –65 | 150 | ° C |
TA | Ambient temperature | Under bias | –65 | 135 | ° C |
TJ | Junction temperature | PQFP and TQFP packages, under bias | 135 | ° C |
Note:
(1) Minimum DC input voltage is –0.5 V. During transitions, the
inputs may undershoot to –2.0 V or overshoot to 5.75 V for input
currents less than 100 mA and periods shorter than 20 ns.
Stock Offer (Hot Sell)
Part NO. | Q'ty | MFG | D/C | Package |
MBC13900NT1 | 13775 | FREESCAL | 16+ | SOT |
ATTINY13A-PU | 3300 | ATMEL | 14+ | DIP-8 |
LM317AEMP | 10000 | NSC | 14+ | SOT-223 |
MC9S08SH4CTG | 4690 | FREESCALE | 10+ | TSSOP |
MC9S08GT8AMFBE | 4588 | FREESCALE | 15+ | QFP |
LM2595S-3.3 | 6580 | NSC | 14+ | TO-263 |
MMBTA06LT1G | 20000 | ON | 16+ | SOT-23 |
PALCE16V8H-15JC/4 | 10740 | AMD | 14+ | PLCC |
LP621024DM-70LLF | 1362 | AMIC | 15+ | SOP-32 |
MAX1232CSA | 10000 | MAXIM | 16+ | SOP |
CY62148ELL-45ZSXI | 2212 | CYPRESS | 11+ | TSOP32 |
PL2303RA | 1000 | PROLIFIC | 15+ | SSOP-28 |
PXAG49KBBD | 2000 | PHI | 04+ | QFP-44 |
MC9S08QD2CSC | 4636 | FREESCALE | 13+ | SOIC |
XC95144XL-10TQG100C | 119 | XILINX | 15+ | TQFP100 |
PIC18F1220-I/SO | 4688 | MICROCHIP | 10+ | SOP |
NZL6V8AXV3T1G | 40000 | ON | 16+ | SOT-523 |
NC7SZ38P5X | 40000 | FAIRCHILD | 16+ | SOT-353 |
MMBT6427LT1G | 20000 | ON | 16+ | SOT-23 |
LNK626DG | 4878 | POWER | 13+ | SOP-7 |
NCP1402SN50T1G | 11200 | ON | 11+ | SOT23-5 |