HEF4046BT,653 linear and digital integrated circuits Integrated Circuit Chip Phase-locked loop

Certification:new & original
Model Number:HEF4046BT
Minimum Order Quantity:10pcs
Delivery Time:1 day
Payment Terms:T/T, Western Union, Paypal
Place of Origin:original factory
Contact Now

Add to Cart

Active Member
Location: Shenzhen China
Address: Room 1204, DingCheng International Building, 518028 Futian District, SHENZHEN, CN
Supplier`s last login times: within 48 hours
Product Details Company Profile
Product Details

HEF4046B

MSI

Phase-locked loop


DESCRIPTION

The HEF4046B is a phase-locked loop circuit that consists of a linear voltage controlled oscillator (VCO) and two different phase comparators with a common signal input amplifier and a common comparator input. A 7 V regulator (zener) diode is provided for supply voltage regulation if necessary. For functional description see further on in this data.


HEF4046BP(N): 16-lead DIL; plastic (SOT38-1)

HEF4046BD(F): 16-lead DIL; ceramic (cerdip) (SOT74)

HEF4046BT(D): 16-lead SO; plastic (SOT109-1)


FUNCTIONAL DESCRIPTION


VCO part

The VCO requires one external capacitor (C1) and one or two external resistors (R1 or R1 and R2). Resistor R1 and capacitor C1 determine the frequency range of the VCO. Resistor R2 enables the VCO to have a frequency off-set if required. The high input impedance of the VCO simplifies the design of low-pass filters; it permits the designer a wide choice of resistor/capacitor ranges. In order not to load the low-pass filter, a source-follower output of the VCO input voltage is provided at pin 10. If this pin (SFOUT) is used, a load resistor (RSF) should be connected from this pin to VSS; if unused, this pin should be left open. The VCO output (pin 4) can either be connected directly to the comparator input (pin 3) or via a frequency divider. A LOW level at the inhibit input (pin 5) enables the VCO and the source follower, while a HIGH level turns off both to minimize stand-by power consumption.


Phase comparators

The phase-comparator signal input (pin 14) can be direct-coupled, provided the signal swing is between the standard HE4000B family input logic levels. The signal must be capacitively coupled to the self-biasing amplifier at the signal input in case of smaller swings. Phase comparator 1 is an EXCLUSIVE-OR network. The signal and comparator input frequencies must have a 50% duty factor to obtain the maximum lock range. The average output voltage of the phase comparator is equal to 1⁄ 2 VDD when there is no signal or noise at the signal input. The average voltage to the VCO input is supplied by the low-pass filter connected to the output of phase comparator 1. This also causes the VCO to oscillate at the centre frequency (fo). The frequency capture range (2 fc) is defined as the frequency range of input signals on which the PLL will lock if it was initially out of lock. The frequency lock range (2 fL) is defined as the frequency range of input signals on which the loop will stay locked if it was initially in lock. The capture range is smaller or equal to the lock range.

With phase comparator 1, the range of frequencies over which the PLL can acquire lock (capture range) depends on the low-pass filter characteristics and this range can be made as large as the lock range. Phase comparator 1 enables the PLL system to remain in lock in spite of high amounts of noise in the input signal. A typical behaviour of this type of phase comparator is that it may lock onto input frequencies that are close to harmonics of the VCO centre frequency. Another typical behaviour is, that the phase angle between the signal and comparator input varies between 0° and 180° and is 90° at the centre frequency. Figure 3 shows the typical phase-to-output response characteristic.


Fig.1 Functional diagram.


Fig.2 Pinning diagram.

PINNING

1. Phase comparator pulse output

2. Phase comparator 1 output

3. Comparator input

4. VCO output

5. Inhibit input

6. Capacitor C1 connection A

7. Capacitor C1 connection B

8. VSS

9. VCO input

10. Source-follower output

11. Resistor R1 connection

12. Resistor R2 connection

13. Phase comparator 2 output

14. Signal input

15. Zener diode input for regulated supply.


Fig.3 Signal-to-comparator inputs phase difference for comparator 1.


Stock Offer (Hot Sell)

Part NO.Q'tyMFGD/CPackage
X5045PIZ5205INTERSIL15+DIP-8
MT8981DP7443MITEL16+PLCC
LM2678T-ADJ2000NSC14+TO-220-7
MC9S08SH4CWJ4702FREESCALE14+SOP
LNK626PG3843POWER15+DIP-7
MAX3381EEUP2860MAXIM15+TSSOP
MMSZ5221BT1G20000ON16+SOD-123
MMSZ5226BT1G20000ON16+SOD-123
PIC24FJ256GA110-I/PT4158MICROCHIP16+QFP
L7809CV10000ST15+TO-220
PCA9548ARGERG412380TI15+QFN
MC9S08GT16ACFBE4564FREESCALE10+QFP
AX88772ALF2001ASIX13+QFP64
MT41J256M8HX-15E:D7023MICRON12+BGA
LTC3789EGN6597LINEAR10+SSOP
MDIS1501TH5926MAGNACHIP16+VSI-PAK
LP2980IM5X-3.310000NSC15+SOT-23-5
LM317LCPWR10000TI13+TSSOP-8
LTC2862IS8-16922LINEAR15+SOP
PIC12F1501-I/SN5503MICROCHIP16+SOP
PESD3V3L2BT1000016+SOT

China HEF4046BT,653 linear and digital integrated circuits Integrated Circuit Chip Phase-locked loop supplier

HEF4046BT,653 linear and digital integrated circuits Integrated Circuit Chip Phase-locked loop

Inquiry Cart 0